CATÁLOGO EN LÍNEA
Biblioteca JAL

BIBLIOTECA

JORGE ÁLVAREZ LLERAS

Low-Power Variation-Tolerant Design in Nanometer Silicon [electronic resource].

Colaborador(es): Tipo de material: TextoEdición: 1Descripción: X, 240p. 100 illus. online resourceISBN:
  • 9781441974181 99781441974181
Tema(s): Clasificación CDD:
  • 621.3815 223
Recursos en línea:
Contenidos:
Introduction and Motivation -- Background on Power Dissipation -- Background on Parameter Variations -- Low power Logic Design under Variations -- Low Power Memory Design under Variations -- System and Architecture Level Design -- Emerging Challenges and Solution Approach -- Conclusion and Discussion.
Resumen: Low-Power Variation-Tolerant Design in Nanometer Silicon Edited by: Swarup Bhunia Saibal Mukhopadhyay Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. Coverage includes logic and memory design, modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. Introduces readers to some of the most important challenges in low-power and variation-tolerant IC design in nanoscale technologies; Presents a holistic view of Low-Power Variation-Tolerant Design, at different levels of design abstraction, starting from device to circuit, architecture and system; Offers comprehensive coverage of modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems, micro-architecture, DSP, mixed-signal and FPGAs, including current industrial practices, technology scaling trends, and emerging challenges; Describes in detail modeling and analysis of different variation effects (die-to-die and within-die, process and temporal) on low-power designs; Includes coverage of ultra low-power and robust sub-threshold design.
Etiquetas de esta biblioteca: No hay etiquetas de esta biblioteca para este título. Ingresar para agregar etiquetas.
Valoración
    Valoración media: 0.0 (0 votos)
Existencias
Imagen de cubierta Tipo de ítem Biblioteca actual Biblioteca de origen Colección Ubicación en estantería Signatura topográfica Materiales especificados Info Vol URL Copia número Estado Notas Fecha de vencimiento Código de barras Reserva de ítems Prioridad de la cola de reserva de ejemplar Reservas para cursos
DOCUMENTOS DIGITALES Biblioteca Jorge Álvarez Lleras Digital 621.3815 223 (Navegar estantería(Abre debajo)) Ej. 1 1 Disponible D000502
Total de reservas: 0

Introduction and Motivation -- Background on Power Dissipation -- Background on Parameter Variations -- Low power Logic Design under Variations -- Low Power Memory Design under Variations -- System and Architecture Level Design -- Emerging Challenges and Solution Approach -- Conclusion and Discussion.

Low-Power Variation-Tolerant Design in Nanometer Silicon Edited by: Swarup Bhunia Saibal Mukhopadhyay Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. Coverage includes logic and memory design, modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. Introduces readers to some of the most important challenges in low-power and variation-tolerant IC design in nanoscale technologies; Presents a holistic view of Low-Power Variation-Tolerant Design, at different levels of design abstraction, starting from device to circuit, architecture and system; Offers comprehensive coverage of modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems, micro-architecture, DSP, mixed-signal and FPGAs, including current industrial practices, technology scaling trends, and emerging challenges; Describes in detail modeling and analysis of different variation effects (die-to-die and within-die, process and temporal) on low-power designs; Includes coverage of ultra low-power and robust sub-threshold design.

No hay comentarios en este titulo.

para colocar un comentario.


Código QR

BIBLIOTECA

JORGE ÁLVAREZ LLERAS
Información de la biblioteca

Horario

Lunes a Viernes:
6:30 am - 7:30 pm

Sábados:
8:00 am - 2:00 pm

Contacto

Teléfono: +57 601 668 3600

biblioteca@escuelaing.edu.co

Ubicación

Biblioteca Central: Bloque B

Biblioteca Satélite: Bloque G